# Using EV1xDS130B at Sampling Rate Higher than 2.1GSps ## **Application Note** #### 1. Introduction In order to ease the data transfer from a FPGA to the DAC, the EV1xDS130B features a fraction of the sampling clock frequency called DSP clock. On EV1xDS130B, despite high performance is guaranteed at sampling rates up to 3 Gsps, the DSP clock feature is only supported up to 2.1 Gsps sampling rate. In case of higher sampling rate, the DSP clock signal could exhibit some jitter. In this case, it is recommended to implement an equivalent DSP clock with an external PLL to guarantee the best data transfer from the FPGA to the DAC. This application note describes the DSP clock feature and gives pieces of advice to be able to use the EV1xDS130B at sampling rates from 2.1 Gsps up to 3 Gsps. It applies to all EV10DS130BG, EV10DS130BZP, EV12DS130BG, and EV12DS130BZP product families and must be read with the latest datasheet version of the product available on <a href="https://www.e2v.com">www.e2v.com</a>. For further information please contact <a href="mailto:hotline-bdc@e2v.com">hotline-bdc@e2v.com</a>. Visit our website: www.e2v.com for the latest version of the datasheet ## Using EV1xDS130B at Sampling Rate Higher than 2.1GSps #### 2. Data Synchronization Principle with Built-in DSP (under 2.1 Gsps) The DSP output clock is an LVDS signal which is used to synchronize the FPGA transmitting the digital data with the DAC sampling clock. The DSP clock frequency is a fraction of the sampling clock frequency. In order to check that the FPGA data are aligned with the DAC, it is necessary that the FPGA outputs a reference signal toggling at each cycle synchronously with other data bits. This signal called IDC (Input Data Check), considered as DAC input data, allows the DAC checking in real-time whether the timings between the FPGA and the DAC are correct or not. The IDC line is constantly checked by the DAC, and a timing violation is directly output on the HTVF (Hold Time Violation Flag) or STVF (Set-up Time Violation Flag) pins. (The HTVF flag indicates a hold time violation while the STVF flag indicates a set-up time violation). In case one or the other flag indicates a data misalignment between the FPGA and the DAC, the DSP clock should be delayed via the PSS (Phase Shift Select) function. When the data alignment is correct neither the HTVF nor the STVF flag is set. For further information please see Application Note 1087. ## Using EV1xDS130B at Sampling Rate Higher than 2.1GSps #### 3. Using an External PLL to generate an equivalent DSP Clock Signal With sampling rates higher than 2.1 Gsps, we recommend recreating a DSP clock signal. Because the equivalent DSP clock frequency is a fraction of the clock frequency with a delay depending on the design of the board, it is possible to generate such signal directly from the DAC master clock PLL. Indeed, a PLL could generate a fraction of the clock frequency, and a delay adjustment of this clock fraction could be made directly in the FPGA. The IDC (Input Data Check) will always be sampled, and the HTVF (Hold Time Violation Flag) and STVF (Set-up Time Violation Flag) pins will indicate a violation of set-up or hold time. In case of timing violation (setup or hold), the user could shift the phase in the FPGA PLL (using IODE-LAY in Xilinx FPGA or DPA in Altera FPGA for example) for changing the internal timing of data and IDC signal inside the FPGA. For any question, please contact <a href="https://hotline-bdc@e2v.com">hotline-bdc@e2v.com</a>. #### How to reach us Home page: www.e2v.com Sales and Support Offices: **EMEA and India: Regional sales Offices** e2v 106 Waterhouse Lane Chelmsford Essex CM1 2QU England Tel: +44 (0)1245 493493 Fax: +44 (0)1245 492492 mailto: enquiries@e2v.com e2v 16 Burospace F-91572 Bièvres Cedex France Tel: +33 (0) 16019 5500 Fax: +33 (0) 16019 5529 mailto: enquiries-fr@e2v.com e2v - Germany and Austria only 106 Waterhouse Lane Chelmsford Essex CM1 2QU England Tel: +44 (0)1245 493493 Fax: +44 (0)1245 453725 **Americas** e2v inc 765 Sycamore Drive California 95035 USA Tel: +1 408 737 0992 Fax: +1 408 736 8708 mailto: enquiries-na@e2v.com e2v inc 520 White Plains Road Suite 450 Tarrytown, NY 10591 USA Tel: +1 (914) 592 6050 or 1-800-342-5338, Fax: +1 (914) 592-5148 mailto: enquiries-na@e2v.com **Asia Pacific** e2v Unit A, 23/F, @Convoy No. 169 Electric Road North Point Hong Kong Telephone: +852 3679 364 8/9 Fax: +852 3583 1084 mailto: enquiries-ap@e2v.com **Product Contact:** e2v 4 Avenue de Rochepleine BP 123 - 38521 Saint-Egrève Cedex France Tel: +33 (0)4 76 58 30 00 Hotline: mailto: hotline-bdc@e2v.com While e2v has taken care to ensure the accuracy of the information contained herein, it accepts no responsibility for the consequences of any use thereof and also reserves the right to change the specification of goods without prior notice. e2v accepts no liability beyond that set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of tubes or other devices in accordance with information contained herein. Users of e2v products are responsible for their own products and applications. e2v technologies does not assumes liability for application support and assistance. e2v technologies reserves the right to modify, make corrections, improvements and other changes to its products and services at any time and to discontinue any product without prior notice. Customers are advised to obtain the latest relevant information prior to placing orders. e2v semiconductors SAS 2014 1141A-BDC-10/14